Title :
An exact gate decomposition algorithm for low-power technology mapping
Author :
Hai Zhou ; Wong, D.F.
Author_Institution :
Dept. of Comput. Sci., Texas Univ., Austin, TX, USA
Abstract :
With the remarkable growth of portable application and the increasing frequency and integration density, power is being given comparable weight to speed and area in IC designs. In technology mapping, how decomposition is done can have a significant impact on the power dissipation of the final implementation. In the literature, only heuristic algorithms are given for the low power gate decomposition problem. We prove many properties an optimal decomposition tree must have. Based on these optimality properties, we design an efficient exact algorithm to solve the low power gate decomposition problem. Moreover the exact algorithm can be easily modified to a heuristic algorithm which performs much better than the known heuristics.
Keywords :
integrated circuit design; logic CAD; logic circuits; logic gates; power consumption; IC designs; efficient exact algorithm; exact gate decomposition algorithm; heuristic algorithm; integration density; low power gate decomposition problem; low power technology mapping; optimal decomposition tree; optimality properties; portable application; power dissipation; technology mapping; Integrated circuit design;
Conference_Titel :
Computer-Aided Design, 1997. Digest of Technical Papers., 1997 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
0-8186-8200-0
DOI :
10.1109/ICCAD.1997.643597