• DocumentCode
    321704
  • Title

    Performance issues in VC-merge capable switches for IP over ATM networks

  • Author

    Widjaja, Indra ; Elwalid, Anwar I.

  • Author_Institution
    Fujitsu Network Commun., Raleigh, NC, USA
  • Volume
    1
  • fYear
    1998
  • fDate
    29 Mar-2 Apr 1998
  • Firstpage
    372
  • Abstract
    VC merging allows many routes to be mapped to the same VC label, providing a scalable mapping method that can support tens of thousands of edge routers. VC merging requires reassembly buffers so that cells belonging to different packets intended for the same destination do not interleave with each other. The impact of VC merging on the additional buffer required for the reassembly buffers and other buffers due to the perturbation in the traffic process is investigated. We propose a realistic output-buffered ATM switch architecture that supports VC merging capability. We analyze the performance of the switch using a decomposition approach, and verify the results using simulation. We investigate the impact of VC merging on loss and delay performance for realistic traffic scenarios. The main result indicates that VC merging incurs a minimal overhead compared to non-VC merging in terms of additional buffering. Moreover, the overhead decreases as utilization increases, or as the traffic becomes more bursty. The finding has important implication since practical ATM switches are dimensioned for high utilization and stressful traffic conditions. We also study the delay performance and find that the additional delay due to VC merging is insignificant for most applications
  • Keywords
    asynchronous transfer mode; buffer storage; delays; packet switching; queueing theory; telecommunication network routing; telecommunication traffic; transport protocols; ATM networks; FIFO scheduling; IP; Internet packets; VC-merge capable switches; bursty traffic; cell reassembly; decomposition approach; edge routers; loss performance; output-buffered ATM switch architecture; packet delay; performance analysis; reassembly buffers; scalable mapping method; simulation; traffic process perturbation; Asynchronous transfer mode; Communication switching; Intelligent networks; Merging; Multiprotocol label switching; Performance analysis; Proposals; Routing; Switches; Virtual colonoscopy;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    INFOCOM '98. Seventeenth Annual Joint Conference of the IEEE Computer and Communications Societies. Proceedings. IEEE
  • Conference_Location
    San Francisco, CA
  • ISSN
    0743-166X
  • Print_ISBN
    0-7803-4383-2
  • Type

    conf

  • DOI
    10.1109/INFCOM.1998.659675
  • Filename
    659675