Title :
Test compaction in a parallel access scan environment
Author :
Bhatia, Sandeep ; Varma, Prab
Abstract :
In this paper test compaction techniques suitable for circuits designed using a novel parallel access scan methodology are proposed. In this methodology, groups of scan elements are addressed in parallel and the scan-in and scan-out operations are performed separately. The compaction techniques presented reduce the number of scan-in/out operations required by skipping scan operations that do not have an affect on fault coverage. The techniques allow the number of test cycles required to be reduced by up to 45% of that achieved using regular dynamic compaction techniques alone, and by up to 98% over that achieved using a single serial scan chain methodology. In addition, the techniques are suitable for both synchronous and asynchronous circuits
Keywords :
VLSI; automatic testing; design for testability; integrated circuit testing; logic design; logic testing; random-access storage; ATE; IC; asynchronous circuits; parallel access scan environment; parallel access scan methodology; regular dynamic compaction techniques; scan-in/out operations; single serial scan chain methodology; synchronous circuits; test compaction; Circuit faults; Circuit testing; Clocks; Compaction; Costs; Integrated circuit testing; Performance evaluation; Pins; Random access memory; Sequential circuits;
Conference_Titel :
Test Symposium, 1997. (ATS '97) Proceedings., Sixth Asian
Conference_Location :
Akita
Print_ISBN :
0-8186-8209-4
DOI :
10.1109/ATS.1997.643974