Title :
Transistor-level test calculation for CMOS circuits
Author_Institution :
Dept. of Inf., Szechenyi Univ., Gyor, Hungary
Abstract :
The paper presents a test calculation principle which serves for producing tests of transistor-level faults in CMOS digital circuits. The considered fault model includes stuck-at-0/1 logic faults on the connecting control lines, as well as switch faults in the transistors. Both single and multiple faults are included. The transistor faults manifest themselves in stuck open (open circuit) and stuck short (short circuit) behavior. In this paper only combinational logic circuits are taken into consideration. The calculation principle is comparatively simple. It is based only on successive line-value justification, and it yields an opportunity to be realized by an efficient computer program.
Keywords :
CMOS logic circuits; combinational circuits; fault diagnosis; integrated circuit testing; transistor circuits; CMOS digital circuit; combinational logic circuits; connecting control lines; open circuit; short circuit; stuck open; stuck short; stuck-at-0/1 logic faults; switch faults; transistor level fault; transistor level test calculation; CMOS digital integrated circuits; Circuit faults; Circuit testing; Cybernetics; Digital circuits; Informatics; Joining processes; Logic testing; Semiconductor device modeling; Switches;
Conference_Titel :
Computational Cybernetics, 2009. ICCC 2009. IEEE International Conference on
Conference_Location :
Palma de Mallorca
Print_ISBN :
978-1-4244-5310-8
Electronic_ISBN :
978-1-4244-5311-5
DOI :
10.1109/ICCCYB.2009.5393957