DocumentCode :
3222710
Title :
Feasibility study on vertical CMOS gates
Author :
Sulaiman, Nasri ; Ashburn, Peter
Author_Institution :
Dept. of Electr. & Electron. Eng., Putra Malaysia Univ., Serdang, Malaysia
fYear :
2000
fDate :
2000
Firstpage :
192
Lastpage :
195
Abstract :
Vertical MOSFETs are a promising approach for ultra short channel length transistors. Theoretically, vertical MOSFETs have small lateral size due to their three-dimensional geometry channel compared to the three-dimensional type of conventional MOSFETs. Thus, vertical transistors are very attractive for high density integrated circuits (ICs). The feasibility study concentrates on the layouts of conventional and vertical CMOS for inverter and two-input NOR gates to validate the theory. In this study, the size of the active area and the overall area for gates designed using both types of transistor were compared and analyzed. Based on the comparison, the size of the active area for the gates designed using both types of transistors were equal. However, the overall area of the gates designed using vertical MOSFETs were larger than that of conventional MOSFETs due to the limitation of interconnection of metal between the transistors. Based on the study, although the channel size can be optimized, due to the interconnection requirement in IC implementation, the overall IC area cannot be minimized
Keywords :
CMOS logic circuits; MOSFET; circuit optimisation; integrated circuit interconnections; integrated circuit layout; integrated circuit metallisation; logic design; logic gates; 3D geometry channel; IC implementation; IC layout; active area; channel size optimization; gate design; high density integrated circuits; interconnection requirement; inverter; lateral size; metal interconnection; overall IC area; overall gate area; two-input NOR gates; ultra short channel length transistors; vertical CMOS gates; vertical MOSFETs; vertical transistors; CMOS technology; Fabrication; Geometry; Integrated circuit interconnections; Inverters; Lithography; MOSFETs; Notice of Violation; Silicon on insulator technology; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Electronics, 2000. Proceedings. ICSE 2000. IEEE International Conference on
Conference_Location :
Guoman Port Dickson Resort
Print_ISBN :
0-7803-6430-9
Type :
conf
DOI :
10.1109/SMELEC.2000.932461
Filename :
932461
Link To Document :
بازگشت