• DocumentCode
    3224088
  • Title

    High Level Power and Energy Exploration Using ArchC

  • Author

    Gupta, T. ; Bertolini, C. ; Heron, O. ; Ventroux, N. ; Zimmer, T. ; Marc, F.

  • Author_Institution
    CEA, LIST, Gif-sur-Yvette, France
  • fYear
    2010
  • fDate
    27-30 Oct. 2010
  • Firstpage
    25
  • Lastpage
    32
  • Abstract
    With the increase in the design complexity of MPSoC architectures, estimating power consumption is very complex and time consuming at lower level of abstraction. We propose a methodology using ArchC named Power-ArchC for a fast high-level estimation of processor power consumption. Power values are obtained by an instruction level power characterization at gate level. The requirements for power evaluation infrastructure are compatible processor models written in ArchC and RTL, and the Technology library. We show power results for a 32-bit MIPS processor with different benchmarks, based on 45nm technology.
  • Keywords
    multiprocessing systems; power aware computing; system-on-chip; 32-bit MIPS processor; MPSoC architectures; Power-ArchC; RTL; compatible processor models; design complexity; energy exploration; high level power; instruction level power characterization; power evaluation infrastructure; processor power consumption estimation; technology library; Accuracy; Computational modeling; Computer architecture; Estimation; Integrated circuit modeling; Logic gates; Power demand; ArchC; ILPC; MIPS R3000; PowerArchC; energy; power consumption;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer Architecture and High Performance Computing (SBAC-PAD), 2010 22nd International Symposium on
  • Conference_Location
    Petropolis
  • ISSN
    1550-6533
  • Print_ISBN
    978-1-4244-8287-0
  • Electronic_ISBN
    1550-6533
  • Type

    conf

  • DOI
    10.1109/SBAC-PAD.2010.13
  • Filename
    5644929