DocumentCode :
3226259
Title :
Background calibration algorithm for pipelined ADC with open-loop residue amplifier using split ADC structure
Author :
Yagi, Takuya ; Usui, Kunihiko ; Matsuura, Tatsuji ; Uemori, Satoshi ; Tan, Yohei ; Ito, Satoshi ; Kobayashi, Haruo
Author_Institution :
Dept. of Electron. Eng., Gunma Univ., Kiryu, Japan
fYear :
2010
fDate :
6-9 Dec. 2010
Firstpage :
200
Lastpage :
203
Abstract :
This paper describes a background calibration algorithm for a pipelined ADC with an open-loop amplifier using a Split ADC structure. The open-loop amplifier is employed as a residue amplifier in the first stage of the pipelined ADC to realize low power and high speed. However it suffers from nonlinearity, and hence needs calibration; conventional background calibration methods take a long time to converge. We investigated the split ADC structure for background calibration of the residue amplifier nonlinearity and gain error as well as the DAC nonlinearity all together with fast convergence, and validated its effectiveness by MATLAB simulation.
Keywords :
amplifiers; analogue-digital conversion; calibration; digital-analogue conversion; DAC nonlinearity; MATLAB simulation; background calibration algorithm; gain error; open-loop residue amplifier; pipelined ADC; residue amplifier nonlinearity; split ADC structure; Calibration; Capacitors; Convergence; Gain; Linearity; Pipelines; Topology; ADC; Digitally-Assisted Analog Technology; Pipelined ADC; Self-Calibration; Split ADC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2010 IEEE Asia Pacific Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-7454-7
Type :
conf
DOI :
10.1109/APCCAS.2010.5774756
Filename :
5774756
Link To Document :
بازگشت