DocumentCode :
3227917
Title :
Modelling and comparison of adder designs with Verilog HDL
Author :
Jackson, David Jeff ; Hannah, Sidney Joel
Author_Institution :
Dept. of Electr. Eng., Alabama Univ., Tuscaloosa, AL, USA
fYear :
1993
fDate :
7-9 Mar 1993
Firstpage :
406
Lastpage :
410
Abstract :
The authors address various forms of adder design commonly encountered in microprocessor design and describe the process of modeling these designs at the gate level using the Verilog hardware description language (HDL). Design and simulation parameters examined in a comparative analysis include design complexity, simulation time, propagation delay effects in adder design, and proper integration of a Verilog based adder description into a complete microprocessor design. Specific adder designs examined include: ripple carry (RC), carry lookahead (CLA), hybrid RC-CLA, single stage carry skip, and carry select adders
Keywords :
adders; carry logic; computational complexity; delays; digital simulation; discrete event simulation; hardware description languages; logic CAD; microprocessor chips; Verilog hardware description language; adder design; carry lookahead; carry select adders; design complexity; gate level modelling; microprocessor design; propagation delay effects; ripple carry; simulation time; single stage carry skip; Analytical models; Boolean functions; Delay effects; Discrete event simulation; Equations; Hardware design languages; Microprocessors; Propagation delay; Wire; Workstations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System Theory, 1993. Proceedings SSST '93., Twenty-Fifth Southeastern Symposium on
Conference_Location :
Tuscaloosa, AL
ISSN :
0094-2898
Print_ISBN :
0-8186-3560-6
Type :
conf
DOI :
10.1109/SSST.1993.522812
Filename :
522812
Link To Document :
بازگشت