Title :
On the optimization of FPGA area depending on target applications
Author :
Marrakchi, Zied ; Parvez, Husain ; Klic, Alp ; Mehrez, Habib ; Marrakchi, Hmaied
Author_Institution :
LIP6, UPMC, Paris, France
Abstract :
An application specific inflexible FPGA (ASIF) is an FPGA with reduced flexibility that can implement a set of application circuits which will operate at mutually exclusive times. These circuits are efficiently placed and routed on an FPGA to minimize the total routing switches required by the architecture. Later all the unused routing switches are removed from the FPGA to generate an ASIF. An ASIF for a set of 17 MCNC benchmark circuits is found to be between 16 and 5 times smaller than a mesh-based unidirectional FPGA required to map any of these circuits.
Keywords :
application specific integrated circuits; field programmable gate arrays; application specific inflexible FPGA; mesh-based unidirectional FPGA; routing switches; target applications; Driver circuits; Field programmable gate arrays; Random access memory; Routing; Table lookup; Wires;
Conference_Titel :
Circuits and Systems (APCCAS), 2010 IEEE Asia Pacific Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-7454-7
DOI :
10.1109/APCCAS.2010.5774849