Title :
Behavioral synthesis with activating unused flip-flops for reducing glitch power in FPGA
Author :
Hsieh, Cheng-Tao ; Cong, Jason ; Zhang, Zhiru ; Chang, Shih-Chieh
Author_Institution :
Nat. Tsing Hua Univ., Hsinchu
Abstract :
In this paper we discuss optimizing the interconnect power of designs implemented in FPGA platforms. In particular, we reduce the glitch power on interconnects associated with the output of functional units in a design. The idea is to activate unused flip-flops to block the propagation of glitches, which takes advantage of the abundant flip-flops in modern FPGA structures. Since the activation of additional flip-flops may cause data hazard problems, we develop several effective behavioral synthesis techniques to prevent such data hazards. We also study the optimality of our techniques. The experimental results show that on average, our methods lead to a 28% reduction in dynamic power in the Xilinx Virtex-II platform.
Keywords :
field programmable gate arrays; flip-flops; integrated circuit interconnections; FPGA structures; Xilinx Virtex-II platform; behavioral synthesis; circuit implemention; flip-flops; glitch power reduction; interconnect power; Capacitance; Computer science; Design optimization; Energy consumption; Field programmable gate arrays; Flip-flops; Hazards; Logic gates; Registers; Table lookup;
Conference_Titel :
Design Automation Conference, 2008. ASPDAC 2008. Asia and South Pacific
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-1921-0
Electronic_ISBN :
978-1-4244-1922-7
DOI :
10.1109/ASPDAC.2008.4483919