Title :
Fabrication and characterization of gate-all-around silicon nanowire field effect transistors
Author :
Park, Chan-Hoon ; Lee, Sang-Hyun ; Kim, Ye-Ram ; Baek, Chang-Ki ; Jeong, Yoon-Ha
Author_Institution :
Dept. of Electr. Eng., Pohang Univ. of Sci. & Technol., Pohang, South Korea
Abstract :
In this paper, we show the junctionless nanowire FETs (JNTs) with gate length of 20 nm and the conventional inversion mode nanowire FETs (cINTs). The fabricated JNT has shown better electrical characteristics with high Ion / Ioff ratio (>;106) and subthreshold slope (~75 mV/dec) than cINT, which means that the simpler fabrication process without junction formation makes the JNT a promising candidate for the next generation CMOS technology node. The nano-scale three dimensional and radial shaped structures lead to more oxide and interface traps and 1-D or 3-D configurations between the channel and source/drain. Consequently, drain current fluctuation, channel and series resistances become dominant parameters in estimating the performance of nanowire FETs (NWFETs) as the channel length is scaled down. Here, we report more reliable extraction of Rsd with other device parameters such as effective mobility, threshold voltage by the Y-function method, and volume trap density by the flicker noise analysis. In addition, radius dependence of flicker noise is discussed.
Keywords :
CMOS integrated circuits; field effect transistors; nanofabrication; nanowires; CMOS technology; JNT; NWFET; cINT; conventional inversion mode nanowire FET; fabrication; gate-all-around silicon nanowire field effect transistors; junctionless nanowire FET; FETs; Logic gates; Nanoscale devices; Noise; Resistance; Silicon; Junctionless nanowire transistor; MOSFET; Rsd; Y-function; inversion mode; low frequency noise; nanowire transistor; series resistance;
Conference_Titel :
Nanotechnology (IEEE-NANO), 2011 11th IEEE Conference on
Conference_Location :
Portland, OR
Print_ISBN :
978-1-4577-1514-3
Electronic_ISBN :
1944-9399
DOI :
10.1109/NANO.2011.6144669