DocumentCode :
3231713
Title :
A low-area asynchronous router for clock-less network-on-chip on a FPGA
Author :
Hatem, Firas O. ; Kumar, T. Nandha
Author_Institution :
Dept. of Electr. & Electron. Eng., Univ. of Nottingham, Semenyih, Malaysia
fYear :
2013
fDate :
7-9 April 2013
Firstpage :
152
Lastpage :
158
Abstract :
The router is the main block of the Network-on-Chip where most of the major decisions about the route directions and sub-system communications are taken. Reducing the design area of the Network-on-Chip router is one of the most important factors that contribute for its efficiency. This paper presents a new asynchronous router design for clock less Network-on-Chip using handshaking protocol that utilizes low area on SPARTAN-3E FPGA. The simulations results show that the proposed router utilises only 3.18% of total available slices on the used FPGA. When compared with previous works, the proposed design significantly reduces the area of the design by an average of 282%. Thus, the scalability of the Network-on-Chip on the FPGA is improved. In addition, the proposed router has a new feature that will support the applications that do not require the usage of clock or where laying the clock to the different Intellectual Property Cores and the internal components of the router is not possible. Moreover, using the proposed router, it is still possible to support a maximum of five simultaneous routing requests. The simulations results of the proposed router and other designs are presented.
Keywords :
asynchronous circuits; field programmable gate arrays; logic design; network-on-chip; protocols; SPARTAN-3E FPGA; clock-less network-on-chip; design area; handshaking protocol; intellectual property cores; internal components; low-area asynchronous router; network-on-chip router; route directions; routing requests; sub-system communications; Clocks; Field programmable gate arrays; Latches; Multiplexing; Ports (Computers); Routing; Routing protocols; Asynchronous Router; Clock-less; FPGA Implementation; Low Area; Network-on-Chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computers & Informatics (ISCI), 2013 IEEE Symposium on
Conference_Location :
Langkawi
Print_ISBN :
978-1-4799-0209-5
Type :
conf
DOI :
10.1109/ISCI.2013.6612394
Filename :
6612394
Link To Document :
بازگشت