DocumentCode :
3236313
Title :
D-Power: A VHDL Dynamic Power Estimation Tool for Superscalar Architectures - Cache Hierarchy and Fetch Stage
Author :
da Silva, Renata C Lopes ; Gonçalves, Ronaldo A L
Author_Institution :
Dept. de Inf., Univ. Estadual de Maringa, Maringa, Brazil
fYear :
2010
fDate :
27-30 Oct. 2010
Firstpage :
56
Lastpage :
63
Abstract :
Technological innovations constantly emerge in computer systems. Its primary focus is on the improvement of performance. One way to improve performance is to increase the hardware. However, this increase in hardware has its implications, like a larger area required on the chip and a consequent increase in power consumption. This boost in power consumption raises heat dissipation, difficult cooling and circuit expansion, among other factors. Because of these problems, the power consumption is target of several studies which try to estimate it and find alternatives to reduce it before the design of the chip. In this context, this paper presents the D-Power tool, a tool described in VHDL designed to estimate dynamic power consumption in components of the fetch stage and cache hierarchy in a superscalar architecture. Based on the entries parameters, the tool is able to verify, among several models of components, which one are more advantageous in relation to power consumption and performance.
Keywords :
cache storage; computer architecture; hardware description languages; D-Power; VHDL dynamic power estimation tool; cache hierarchy; dynamic power consumption; fetch stage; superscalar architecture; CMOS integrated circuits; Computer architecture; Flip-flops; Hardware; Pipelines; Power demand; SPICE;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing Systems (WSCAD-SCC), 2010 11th Symposium on
Conference_Location :
Petropolis
Print_ISBN :
978-1-4244-8974-9
Electronic_ISBN :
978-0-7695-4274-4
Type :
conf
DOI :
10.1109/WSCAD-SCC.2010.21
Filename :
5645525
Link To Document :
بازگشت