• DocumentCode
    3240597
  • Title

    Column compression pipelined multipliers

  • Author

    Breveglieri, Luca ; Dadda, Luigi ; Piuri, Vincenzo

  • Author_Institution
    Dipartimento di Elettronica e Inf., Politecnico di Milano, Italy
  • fYear
    1995
  • fDate
    24-26 Jul 1995
  • Firstpage
    93
  • Lastpage
    103
  • Abstract
    The paper presents a study on the introduction of pipelining in parallel VLSI multipliers, built according to the column compression (CC) design techniques. A number of CC multiplier schemes have been proposed in the literature, aimed at reducing the number of stages of adders necessary to compute a multiplication. More recently CC multiplier schemes aimed at optimising the required silicon area, the regularity and the locality of the interconnections among the adders, have been proposed. The paper affords the introduction of pipelining in these last structures and compares the obtained results with existing structures, in terms of required number of components and operation frequency
  • Keywords
    VLSI; adders; digital arithmetic; VLSI; adders; column compression pipelined multipliers; multiplier schemes; pipelining; silicon area; Adders; Computer architecture; Counting circuits; Flip-flops; Frequency; Integrated circuit interconnections; Pipeline processing; Silicon; Throughput; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Application Specific Array Processors, 1995. Proceedings. International Conference on
  • Conference_Location
    Strasbourg
  • ISSN
    1063-6862
  • Print_ISBN
    0-8186-7109-2
  • Type

    conf

  • DOI
    10.1109/ASAP.1995.522909
  • Filename
    522909