DocumentCode :
3241897
Title :
Impact analysis of process variability on digital circuits with performance limited yield
Author :
Malavasi, Enrico ; Zanella, Stefano ; Uschersohn, Julian ; Misheloff, Mike ; Guardiani, Carlo
Author_Institution :
PDF Solutions Inc., San Jose, CA, USA
fYear :
2001
fDate :
2001
Firstpage :
60
Lastpage :
63
Abstract :
In this paper we present a framework for the statistical design analysis of large logic circuits. It allows one to accurately predict and analyze the impact of process variations on relevant circuit performance parameters, such as critical path delay, clock skew and signal race conditions. The proposed statistical design analysis system is based on the efficient generation of linearized models for the stage delay sensitivities to Front End Of Line (FEOL) and Back End Of Line (BEOL) process parameter variations. By using a set of intermediate RSM representations, the actual underlying FEOL/BEOL process parameters are mapped into an auxiliary set of macro-parameters, such as NMOS and PMOS IDSS and VTH, which can be more easily observed and controlled by process and device engineers. In this way the linearized performance models can be applied to generate product speed-yield maps as functions of the above set of controllable and observable macro-parameters, which can be finally used to center the process and optimize product yield
Keywords :
MOS digital integrated circuits; VLSI; delays; integrated circuit design; integrated circuit yield; statistical analysis; back end of line; circuit performance parameters; clock skew; critical path delay; digital circuits; front end of line; intermediate RSM representations; linearized models; linearized performance model; macro-parameters; performance limited yield; process variability; process variations; product speed-yield maps; signal race conditions; stage delay sensitivities; statistical design analysis; Circuit optimization; Clocks; Decision support systems; Delay; Digital circuits; Logic circuits; MOS devices; Performance analysis; Signal analysis; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Statistical Methodology, IEEE International Workshop on, 2001 6yh.
Conference_Location :
Kyoto
Print_ISBN :
0-7803-6688-3
Type :
conf
DOI :
10.1109/IWSTM.2001.933828
Filename :
933828
Link To Document :
بازگشت