DocumentCode :
3242165
Title :
Prototyping of efficient hardware algorithms for data compression in future communication systems
Author :
Mukherjee, A. ; Motgi, N. ; Becker, J. ; Friebe, A. ; Habermann, C. ; Glesner, M.
Author_Institution :
Dept. of Comput. Sci., Central Florida Univ., Orlando, FL, USA
fYear :
2001
fDate :
2001
Firstpage :
58
Lastpage :
63
Abstract :
Due to the high bandwidth requirements of up to 2 Mbit/s in 3rd-generation mobile communication systems, efficient data compression approaches are necessary to reduce communication and storage costs. The status of recent VLSI technologies promises complete system-on-a-chip (SoC) solutions for both mobile and network-based communication systems, including new compression algorithms based on the Burrows-Wheeler transform (BWT). The most complex task of the BWT algorithm is its lexicographic sorting of n cyclic rotations of a given string of n characters. This paper discusses the feasibility and VLSI implementation of this scalable BWT architecture in simulating and prototyping its systolic, highly utilized hardware structure with Virtex FPGAs
Keywords :
VLSI; data compression; field programmable gate arrays; firmware; mobile communication; parallel algorithms; reconfigurable architectures; software prototyping; sorting; systolic arrays; technological forecasting; telecommunication computing; transforms; 2 Mbit/s; 3rd-generation mobile communication systems; Burrows-Wheeler transform; VLSI technologies; Virtex FPGA; bandwidth requirements; character string; communication costs; cyclic rotations; data compression; efficient hardware algorithms; future communication systems; highly utilized hardware structure; lexicographic sorting; network-based communication systems; prototyping; scalable architecture; storage costs; system-on-chip solutions; systolic structure; Bandwidth; Compression algorithms; Costs; Data compression; Hardware; Mobile communication; Prototypes; Sorting; System-on-a-chip; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Rapid System Prototyping, 12th International Workshop on, 2001.
Conference_Location :
Monterey, CA
Print_ISBN :
0-7695-1206-2
Type :
conf
DOI :
10.1109/IWRSP.2001.933839
Filename :
933839
Link To Document :
بازگشت