Title :
Plasma process induced degradation of thin inter-polysilicon dielectric layers
Author :
Hurley, P.K. ; Rodrigues, Rodrigo ; Kay, P. ; Thakur, R.P.S. ; Clarke, D. ; Sheehan, E. ; Mathewson, A.
Author_Institution :
Nat. Microelectron. Res. Centre, Univ. Coll. Cork, Ireland
Abstract :
In this work, we report details of plasma processing induced damage to thin (3 to 10 nm) silicon dioxide (SiO2) and oxide/nitride/oxide (ONO) layers formed on polysilicon by rapid thermal processing (RTP). The observations were made during process development of a planar polysilicon/insulator/polysilicon capacitor structure. The aim of the work was to develop a planar capacitor structure with a capacitance per unit area in the region 5 to 10 fF/μm2, and integrate the capacitor module into a BiCMOS process. During the development work, a number of observations were made relating to plasma damage to the thin inter-polysilicon dielectric layer. It was observed that the dielectric type (ONO or SiO2), and the method used to contact the polysilicon 2 layer of the capacitor structure, had a pronounced effect on the susceptibility of the thin dielectric layer to subsequent plasma processing damage. The results presented in this work are relevant to the development of polysilicon-insulator-polysilicon structures in a range of applications, such as DRAM and EEPROM cells, double polysilicon capacitors in analog applications and to the integration of high value on-chip capacitors
Keywords :
BiCMOS integrated circuits; DRAM chips; EPROM; capacitors; dielectric thin films; integrated circuit interconnections; integrated circuit metallisation; integrated circuit reliability; integrated circuit testing; integrated circuit yield; plasma materials processing; rapid thermal processing; semiconductor-insulator-semiconductor devices; silicon compounds; surface treatment; 3 to 10 nm; BiCMOS process; DRAM cells; EEPROM cells; ONO layers; RTP; Si-SiO2-Si; Si-SiO2-Si3N4-SiO2-Si; SiO2 layers; analog applications; capacitance per unit area; capacitor module integration; capacitor structure; dielectric type; double polysilicon capacitors; on-chip capacitor integration; oxide/nitride/oxide layers; planar capacitor structure; planar polysilicon/insulator/polysilicon capacitor structure; plasma damage; plasma process induced degradation; plasma processing damage susceptibility; plasma processing induced damage; polysilicon; polysilicon 2 layer contacting; polysilicon-insulator-polysilicon structures; process development; rapid thermal processing; thin inter-polysilicon dielectric layer; thin inter-polysilicon dielectric layers; BiCMOS integrated circuits; Capacitance; Capacitors; Dielectrics; Insulation; Plasma materials processing; Rapid thermal processing; Region 5; Silicon compounds; Thermal degradation;
Conference_Titel :
Plasma Process-Induced Damage, 1999 4th International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-9651577-3-3
DOI :
10.1109/PPID.1999.798805