Title :
SoC Level Verification Using System Verilog
Author :
Mulani, Purvi D.
Author_Institution :
EC Dept, Charotar Inst. of Technol., Changa, Pakistan
Abstract :
The SoC level verification of AMBA AHB interconnect matrix and I2C DUT is presented in this paper. The verification environment has been developed and test cases have been implemented for I2C DUT. The assertions and monitor are developed to check the functionality of Interconnect matrix of multilayer AHB Lite. The whole verification is done using SystemVerilog hardware description and verification language. The verification environment developed is reusable.
Keywords :
hardware description languages; system-on-chip; AMBA AHB interconnect matrix; I2C DUT; SoC level verification; SystemVerilog hardware description language; multilayer AHB Lite; verification language; Data structures; Hardware design languages; LAN interconnection; Master-slave; Monitoring; Nonhomogeneous media; Object oriented modeling; Protocols; System testing; Writing;
Conference_Titel :
Emerging Trends in Engineering and Technology (ICETET), 2009 2nd International Conference on
Conference_Location :
Nagpur
Print_ISBN :
978-1-4244-5250-7
Electronic_ISBN :
978-0-7695-3884-6
DOI :
10.1109/ICETET.2009.205