DocumentCode
3247482
Title
A new k-way partitioning approach for multiple types of FPGAs
Author
Riess, Bernhard M. ; Giselbrecht, Heiko A. ; Wurth, Bernd
Author_Institution
Inst. of Electron. Design Autom., Tech. Univ. Munchen, Germany
fYear
1995
fDate
29 Aug-1 Sep 1995
Firstpage
313
Lastpage
318
Abstract
This paper considers the problem of partitioning a large, technology mapped circuit onto multiple FPGA devices of a specified device library. We propose an iterative three-step approach applying an analytical embedding technique, initial partitioning, and a k-way ratio cut improvement procedure. We successfully partitioned the ACM/SIGDA XILINX FPGA Benchmark circuits obtaining feasible design solutions with lower total dollar costs than previous methods. Moreover, our approach simultaneously assigns the FPGAs to physical locations on the FPGA board
Keywords
field programmable gate arrays; logic CAD; logic partitioning; programmable logic arrays; FPGAs; analytical embedding; initial partitioning; k-way partitioning; multiple FPGA devices; ratio cut improvement; specified device library; Circuits; Costs; Electronic design automation and methodology; Field programmable gate arrays; High level synthesis; Iterative methods; Libraries; Logic devices; Prototypes; Time to market;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 1995. Proceedings of the ASP-DAC '95/CHDL '95/VLSI '95., IFIP International Conference on Hardware Description Languages. IFIP International Conference on Very Large Scal
Conference_Location
Chiba
Print_ISBN
4-930813-67-0
Type
conf
DOI
10.1109/ASPDAC.1995.486239
Filename
486239
Link To Document