• DocumentCode
    3248705
  • Title

    Transformation of timing diagram specifications into VHDL code

  • Author

    Grass, Werner ; Grobe, Christian ; Lenk, Stefan ; Tiedemann, Wolf-Dieter ; Kloos, Carlos Delgado ; Marín, Andrés ; Robles, Tomás

  • Author_Institution
    Fakultat fur Math. und Comput. Sci., Passau Univ., Germany
  • fYear
    1995
  • fDate
    29 Aug-1 Sep 1995
  • Firstpage
    659
  • Lastpage
    668
  • Abstract
    Timing diagrams with data and timing annotations are introduced as a language for specifying interface circuits. In this paper we describe how to generate VHDL from timing diagrams in order to get a hardware implementation or simply to get VHDL code for stimuli to be used in a test bench. By giving timing diagrams a formal semantics in terms of T-LOTOS, we can apply optimizing correctness-preserving transformation steps. In order to produce good VHDL code on the way to a hardware implementation it is of great importance to introduce structures into the final description that are not automatically derivable from a given specification. The designer is rather asked to assist in introducing a structure by applying a bottom-up interactive synthesis procedure
  • Keywords
    hardware description languages; logic CAD; logic design; timing; VHDL code; correctness-preserving; formal semantics; hardware implementation; interactive synthesis; interface circuits; timing diagram specifications; Automata; Circuit testing; Computer science; Hardware; Mathematics; Real time systems; Specification languages; Telecommunication standards; Timing; Visualization;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference, 1995. Proceedings of the ASP-DAC '95/CHDL '95/VLSI '95., IFIP International Conference on Hardware Description Languages. IFIP International Conference on Very Large Scal
  • Conference_Location
    Chiba
  • Print_ISBN
    4-930813-67-0
  • Type

    conf

  • DOI
    10.1109/ASPDAC.1995.486384
  • Filename
    486384