DocumentCode
3252192
Title
Performance of SOI devices transferred onto passivated HR SOI substrates using a layer transfer technique
Author
Lederer, D. ; Aspar, B. ; Laghae-Blanchard, C. ; Raskin, J.P.
Author_Institution
Microwave Lab., UCL, Louvain-la-Neuve
fYear
2006
fDate
2-5 Oct. 2006
Firstpage
29
Lastpage
30
Abstract
High resistivity (HR) silicon wafers are promising candidates for RF applications due, mainly, to their low cost, CMOS compatibility and substantial substrate loss reduction (Eggert et al., 1997). However, oxidized HR silicon (such as HR SOI material) is known to suffer from parasitic surface conduction (PSC) below the oxide (Gamble et al., 1999) which can reduce the effective resistivity (rhoeff) of the wafers by more than one order of magnitude (Lederer and Raskin, 2003). This issue can be overcome by introducing a trap-rich passivation layer between the oxide and the Si substrate, such as polysilicon (Gamble et al., 1999). In this paper we demonstrate for the first time that: (1) polySi substrate passivation can be efficiently realized on an industrial SOI technology using a post-process circuit transfer technique and that: (2) this technique preserves the performance of active devices
Keywords
CMOS integrated circuits; passivation; semiconductor technology; silicon-on-insulator; substrates; SOI devices; SOI technology; Si; layer transfer technique; passivated high resistivity SOI substrates; polySi substrate passivation; post-process circuit transfer; silicon wafers; trap-rich passivation layer; CMOS technology; Conductivity; Conference proceedings; Coplanar waveguides; Crosstalk; Displays; Passivation; Radio frequency; Silicon; Wafer bonding;
fLanguage
English
Publisher
ieee
Conference_Titel
International SOI Conference, 2006 IEEE
Conference_Location
Niagara Falls, NY
ISSN
1078-621X
Print_ISBN
1-4244-0289-1
Electronic_ISBN
1078-621X
Type
conf
DOI
10.1109/SOI.2006.284417
Filename
4062865
Link To Document