DocumentCode :
3253765
Title :
A bit-serial cell for reconfigurable DSP hardware
Author :
Myjak, Mitchell J. ; Delgado-Frias, José G.
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Washington State Univ., Pullman, WA, USA
fYear :
2005
fDate :
7-10 Aug. 2005
Firstpage :
960
Abstract :
This paper introduces a novel bit-serial cell for reconfigurable hardware used to perform digital signal processing. The cell contains an array of 4-bit lookup tables, or "elements" that can operate in two modes. In memory mode, the elements behave as a random-access memory. In mathematics mode, the elements perform operations such as multiply-accumulate, addition, and shifting in bit-serial fashion. To calculate m-bit functions, the cell requires (m+ 1) elements and (2m + 1) clock cycles. Layout simulations in 180-nm CMOS demonstrate that the serial clock frequency approaches 2 GHz. Compared to a parallel implementation with the same functionality, the cell has lower throughput but substantially smaller area.
Keywords :
CMOS digital integrated circuits; digital signal processing chips; random-access storage; reconfigurable architectures; table lookup; 180 nm; 4 bit; CMOS technology; bit-serial cell; clock cycle; digital signal processing; lookup table; memory mode; random-access memory; reconfigurable DSP hardware; serial clock frequency; Arithmetic; Clocks; Computer science; Digital signal processing; Field programmable gate arrays; Frequency; Hardware; Integrated circuit interconnections; Reconfigurable architectures; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. 48th Midwest Symposium on
Print_ISBN :
0-7803-9197-7
Type :
conf
DOI :
10.1109/MWSCAS.2005.1594262
Filename :
1594262
Link To Document :
بازگشت