DocumentCode :
3254863
Title :
A high-performance unicast configuration scheme for an H-tree based reconfigurable hardware
Author :
Widjaja, Andy ; Delgado-Frias, José G.
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Washington State Univ., Pullman, WA
fYear :
2005
fDate :
7-10 Aug. 2005
Firstpage :
1215
Abstract :
Reconfigurable computing has attracted considerable attention recently because of the potential to deliver the performance of application-specific hardware along with the flexibility of general-purpose computers. Many reconfigurable architectures have been proposed in the last few years, however, few discussions have been conducted on the specifics of the configuration scheme itself. This paper describes an efficient configuration scheme for a reconfigurable DSP hardware that utilizes a hierarchical interconnection network to link clusters of logic blocks, or cells, to map the desired circuits. The scheme makes use of the hardware´s existing structure and interconnects to communicate configuration data and keeps data path controls simple. The result is a speedy configuration scheme that requires minimal additional control wires and hardware
Keywords :
digital signal processing chips; multiprocessor interconnection networks; reconfigurable architectures; H-tree based reconfigurable hardware; application-specific hardware; configuration data; data path control; general-purpose computers; hierarchical interconnection network; logic blocks clusters; reconfigurable DSP hardware; reconfigurable computing; unicast configuration scheme; Broadcasting; Circuits; Communication switching; Hardware; Logic devices; Reconfigurable architectures; Reconfigurable logic; Routing; Switches; Unicast;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. 48th Midwest Symposium on
Conference_Location :
Covington, KY
Print_ISBN :
0-7803-9197-7
Type :
conf
DOI :
10.1109/MWSCAS.2005.1594326
Filename :
1594326
Link To Document :
بازگشت