DocumentCode :
3257236
Title :
An approach to symbolic timing verification
Author :
Amon, Tod ; Boriello, G.
Author_Institution :
Dept. of Comput. Sci. & Eng., Washington Univ., Seattle, WA, USA
fYear :
1992
fDate :
8-12 Jun 1992
Firstpage :
410
Lastpage :
413
Abstract :
Symbolic timing verification is a critical tool in the development of higher-level synthesis tools. The authors present an approach to symbolic timing verification using constraint logic programming techniques. The techniques are quite powerful in that they not only yield simple bounds on delays but also relate the delays in linear inequalities so that tradeoffs are apparent. They model circuits as communicating processes and the current implementation can verify a large class of mixed synchronous and asynchronous specifications. The utility of the approach is illustrated with some examples
Keywords :
circuit CAD; constraint handling; logic programming; communicating processes; constraint logic programming; delays; higher-level synthesis tools; linear inequalities; symbolic timing verification; Circuit synthesis; Computer science; Delay lines; Flexible printed circuits; Integrated circuit interconnections; LAN interconnection; Logic programming; Power engineering and energy; Throughput; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992. Proceedings., 29th ACM/IEEE
Conference_Location :
Anaheim, CA
ISSN :
0738-100X
Print_ISBN :
0-8186-2822-7
Type :
conf
DOI :
10.1109/DAC.1992.227769
Filename :
227769
Link To Document :
بازگشت