Title :
State assignment using input/output functions
Author :
Pomeranz, Irith ; Cheng, Kwang-Ting
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
Abstract :
A finite state machine synthesis procedure is proposed. The aim of the synthesis procedure is to combine some state variable functions with primary inputs and primary output functions, the former requiring zero area and the latter having to be implemented. The number of next state functions that have to be implemented is thus reduced, potentially reducing the area of the synthesized circuit. Also, as more of the state variables are directly observable and controllable, the testability of the implementation is increased. Experimental results are given to demonstrate the effectiveness of the procedure proposed in reducing area
Keywords :
finite state machines; logic design; finite state machine synthesis; input/output functions; state variables; testability; Automata; Circuit synthesis; Circuit testing; Cities and towns; Combinational circuits; Delay; Encoding; Logic circuits; Minimization; State estimation;
Conference_Titel :
Design Automation Conference, 1992. Proceedings., 29th ACM/IEEE
Conference_Location :
Anaheim, CA
Print_ISBN :
0-8186-2822-7
DOI :
10.1109/DAC.1992.227820