Title :
Net partitions yield better module partitions
Author :
Cong, Jason ; Hagen, Lars ; Kahng, Andrew
Author_Institution :
Dept. of Comput. Sci., California Univ., Los Angeles, CA, USA
Abstract :
The authors demonstrate that the dual intersection graph of the netlist strongly captures circuit properties relevant to partitioning. The main contribution of the analysis highlights advantages to using the dual representation of the logic design, and confirming that net structure and interrelationships, rather than module adjacencies, should constitute the primary descriptors of a circuit. In particular, the dual intersection graph representation of the netlist hypergraph yields much more natural circuit partitioning formulations, since it inherently emphasizes relationships between signal nets. The intersection graph yields a sparser circuit representation than traditional net models. An efficient algorithm, called IG-Match, is proposed for completing the net partition. The IG-Match method yielded significant performance improvements over previous ratio-cut partitioning methods
Keywords :
circuit layout CAD; logic CAD; IG-Match; dual intersection graph; interrelationships; logic design; net structure; netlist; partitioning; sparser circuit representation; Benchmark testing; Bipartite graph; Circuit testing; Computer science; Hardware; Iterative methods; Partitioning algorithms; Pins; Very large scale integration; Wiring;
Conference_Titel :
Design Automation Conference, 1992. Proceedings., 29th ACM/IEEE
Conference_Location :
Anaheim, CA
Print_ISBN :
0-8186-2822-7
DOI :
10.1109/DAC.1992.227863