DocumentCode :
3259921
Title :
Run-time verification using the VHDL-AMS simulation environment
Author :
Dong, Zhi Jie ; Zaki, Mohamed H. ; Al Sammane, Ghiath ; Tahar, Sofiène ; Bois, Guy
Author_Institution :
ECE Dept., Concordia Univ., Montreal, QC
fYear :
2007
fDate :
5-8 Aug. 2007
Firstpage :
1513
Lastpage :
1516
Abstract :
Analog and mixed signal (AMS) designs are an important part of embedded systems that link digital designs to the analog world. Due to challenges associated with its verification process, AMS designs require a considerable portion of the total design cycle time. In this paper, we propose a run-time verification approach for VHDL-AMS designs. The essence of this approach is the construction of timed automata from the given specification. Such automata used as monitor, when interfaced with the VHDL-AMS simulator, detect whether the property of interest is violated or satisfied by a simulation trace. For illustration purposes, we applied the approach using VHDL-AMS simulation environment for the verification of a PLL design.
Keywords :
embedded systems; hardware description languages; phase locked loops; PLL design; VHDL-AMS simulation environment; analog-mixed signal designs; embedded systems; run-time verification approach; Automata; Computerized monitoring; Design methodology; Embedded system; Hardware design languages; Nonlinear equations; Phase locked loops; Process design; Runtime environment; Signal design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. NEWCAS 2007. IEEE Northeast Workshop on
Conference_Location :
Montreal, Que
Print_ISBN :
978-1-4244-1163-4
Electronic_ISBN :
978-1-4244-1164-1
Type :
conf
DOI :
10.1109/NEWCAS.2007.4488030
Filename :
4488030
Link To Document :
بازگشت