DocumentCode :
3260788
Title :
A high performance systolic chip for spelling correction
Author :
Lavenier, Dominique
Author_Institution :
IRISA/CNRS, Rennes, France
fYear :
1992
fDate :
1-5 Jun 1992
Firstpage :
381
Lastpage :
384
Abstract :
The author presents a fully integrated co-processor for accelerating the character string comparison involved in the spelling correction process. The chip is based on a truncated 2-D systolic array of 69 processors and is able to perform up to 1.3 Gops. Real time spelling correction is possible on very large vocabularies since dictionaries of 200000 items can be processed in only 0.1 second. The LVLSI chip has been designed in a 1.5 μm CMOS technology. It integrates 270000 transistors on a 10 mm×12 mm silicon area (without pads)
Keywords :
CMOS integrated circuits; VLSI; microprocessor chips; real-time systems; satellite computers; spelling aids; systolic arrays; 1.5 micron; CMOS technology; character string comparison; chip; coprocessor; integrated co-processor; spelling correction; systolic chip; truncated 2D array; very large vocabularies; Acceleration; Computer errors; Coprocessors; Costs; Dictionaries; Error correction; Keyboards; Real time systems; Systolic arrays; Vocabulary;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Euro ASIC '92, Proceedings.
Conference_Location :
Paris
Print_ISBN :
0-8186-2845-6
Type :
conf
DOI :
10.1109/EUASIC.1992.227996
Filename :
227996
Link To Document :
بازگشت