DocumentCode
3262133
Title
An approach to topology synthesis of analog circuits using hierarchical blocks and symbolic analysis
Author
Wang, Xiaoying ; Hedrich, Lars
Author_Institution
Dept. of Comput. Sci., Frankfurt Univ.
fYear
2006
fDate
24-27 Jan. 2006
Abstract
This paper presents a method of design automation for analog circuits, focusing on topology generation and quick performance evaluation. First we describe mechanisms to generate circuit topologies with hierarchical blocks. Those blocks are specialized by adding terminal information. The connection between blocks is in compliance with a set of synthesis rules, which are extracted from typical schematics in the literature. Symbolic analysis has been used to select an appropriate topology quickly and to help the designer gain a better understanding of a circuit´s behavior. Finally, experimental results show the creativity and efficiency of our method
Keywords
analogue circuits; electronic design automation; integrated circuit design; network topology; symbol manipulation; analog circuits; circuit topologies; design automation method; hierarchical blocks; symbolic analysis; topology synthesis; Analog circuits; Circuit synthesis; Circuit topology; Data mining; Information analysis; MOS devices; Mirrors; Performance analysis; Signal analysis; Signal generators;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation, 2006. Asia and South Pacific Conference on
Conference_Location
Yokohama
Print_ISBN
0-7803-9451-8
Type
conf
DOI
10.1109/ASPDAC.2006.1594768
Filename
1594768
Link To Document