Title :
Effects of gate-to-body tunneling current on PD/SOI CMOS SRAM
Author :
Joshi, R.V. ; Chuang, C.T. ; Fung, S.K.H. ; Assaderaghi, F. ; Sherony, M. ; Yang, I. ; Shahidi, G.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
Abstract :
The gate tunneling current for gate oxide thickness around 2.0 nm or below has been known to increase device leakage and power dissipation, and deteriorate device performance and circuit stability in bulk CMOS. Recently, direct tunneling current models for bulk CMOS circuit simulations have been developed (Choi et al., 1999; Lee and Hu, 2000). The gate-to-substrate tunneling current resulting from the electron tunneling from the valence band (EVB) is significantly less than the tunneling current from the channel into the gate, and its effect can usually be neglected in bulk CMOS devices and circuits. For floating-body partially-depleted (PD) SOI devices, however, the gate-to-body tunneling current charges/discharges the floating-body, thus changing the body voltage and V/sub T/ and affecting circuit operation (Fung et al., 2000). In this paper, we present a detailed study of the effect of gate tunneling current on a high performance 34 Kb L1 directory SRAM in a 1.5 V, 0.18 /spl mu/m PD/SOI technology with L/sub eff/=0.08 /spl mu/m and t/sub ox/=2.3 /spl mu/m. This SRAM was originally designed in a 1.5 V, 0.18 /spl mu/m bulk CMOS technology and has achieved 2.0 GHz cycle time and 430 ps access time (Joshi et al., 2000). It utilizes pseudo-static circuits for robust timing and to facilitate migration to PD/SOI technology.
Keywords :
CMOS memory circuits; SRAM chips; circuit simulation; circuit stability; integrated circuit design; integrated circuit measurement; integrated circuit modelling; integrated circuit reliability; silicon-on-insulator; timing; tunnelling; valence bands; 0.08 micron; 0.18 micron; 1.5 V; 2 GHz; 2 nm; 2.3 nm; 34 kbit; 430 ps; L1 directory SRAM; PD/SOI CMOS SRAM; PD/SOI technology; SRAM design; Si-SiO/sub 2/; access time; body voltage; bulk CMOS; bulk CMOS circuit simulations; channel-to-gate tunneling current; circuit operation; circuit stability; cycle time; device leakage; device performance; direct tunneling current models; effective channel length; electron tunneling; floating-body charging/discharging; floating-body partially-depleted SOI devices; gate oxide thickness; gate tunneling current; gate-to-body tunneling current; gate-to-body tunneling current effects; gate-to-substrate tunneling current; oxide thickness; power dissipation; pseudo-static circuits; robust timing; threshold voltage; valence band; CMOS technology; Circuit simulation; Circuit stability; Electrons; Partial discharges; Power dissipation; Random access memory; Semiconductor device modeling; Tunneling; Voltage;
Conference_Titel :
VLSI Technology, 2001. Digest of Technical Papers. 2001 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-89114-012-7
DOI :
10.1109/VLSIT.2001.934954