DocumentCode :
3262398
Title :
Study of wafer orientation dependence on performance and reliability of CMOS with direct-tunneling gate oxide
Author :
Momose, H.S. ; Ohguro, T. ; Nakamura, S. ; Toyoshima, Y. ; Ishiuchi, H. ; Iwai, H.
Author_Institution :
Toshiba Corp., Yokohama, Japan
fYear :
2001
fDate :
12-14 June 2001
Firstpage :
77
Lastpage :
78
Abstract :
With the expected limitations of conventional CMOS downsizing, various new structures, such as vertical and concave MOSFETs, are under serious investigation. These new types of MOSFETs have a special feature in that the channel of the MOSFETs consists of various surfaces with different crystal orientations. With thinning of the gate oxides, the substrate orientation dependence of the oxide quality becomes a major concern, because Si-SiO/sub 2/ interface quality control becomes important in terms of suppressing the tunneling leakage current and improving TDDB reliability (Sorsch et al., 1998). This paper, for the first time, reports the surface orientation dependence of the ultra-thin gate oxide properties in the direct tunneling regime. Various characteristics of the oxide and MOSFET properties were compared by fabricating direct-tunneling gate CMOS on [100]-, [100] 4/spl deg/off, and [111]-oriented Si substrates.
Keywords :
CMOS integrated circuits; MOSFET; crystal orientation; dielectric thin films; electric breakdown; integrated circuit reliability; leakage currents; quality control; substrates; tunnelling; CMOS downsizing; CMOS performance; CMOS reliability; MOSFET channel surfaces; MOSFET properties; Si-SiO/sub 2/ interface quality control; Si[100]-oriented substrates; Si[111]-oriented substrates; TDDB reliability; concave MOSFETs; crystal orientation; direct tunneling regime; direct-tunneling gate CMOS fabrication; direct-tunneling gate oxide; gate oxide thinning; oxide properties; oxide quality; substrate orientation dependence; surface orientation; tunneling leakage current; ultra-thin gate oxide properties; vertical MOSFETs; wafer orientation dependence; CMOS technology; Fabrication; Leakage current; MOSFET circuits; Oxidation; Quality control; Rough surfaces; Substrates; Surface roughness; Tunneling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 2001. Digest of Technical Papers. 2001 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-89114-012-7
Type :
conf
DOI :
10.1109/VLSIT.2001.934955
Filename :
934955
Link To Document :
بازگشت