Title :
Simulation-in-the-loop analog circuit sizing method using adaptive model-based simulated annealing
Author :
Han, Donghoon ; Chatterjee, Abhijit
Author_Institution :
Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
In this paper, we propose a novel simulation-based analog circuit sizing method, which is capable of significantly reducing the computational cost via adaptive response surface modeling. The proposed algorithm is based on the selective evaluation of a response surface model coupled with numerical circuit simulation and the adaptive update of the model for accuracy. Efficient sampling scheme for modeling, that is crucial for speedup and convergence into the optimum solution, is done with two criteria cascaded. One provides sufficient samples for model accuracy and convergence, whereas the other is designed to avoid over-sampling. Multivariate adaptive regression splines (MARS) is used to construct a model of an arbitrary cost function. For the demonstration of efficiency and validity of the proposed method, we apply it to several test functions and a practical circuit sizing case.
Keywords :
SPICE; analogue integrated circuits; circuit simulation; integrated circuit modelling; response surface methodology; simulated annealing; splines (mathematics); adaptive model-based simulated annealing; adaptive response surface modeling; analog circuit sizing; arbitrary cost function; computational cost; model accuracy; model convergence; multivariate adaptive regression splines; numerical circuit simulation; optimum solution; simulation-in-the-loop; test functions; Analog circuits; Circuit simulation; Circuit testing; Computational efficiency; Computational modeling; Coupling circuits; Numerical models; Response surface methodology; Sampling methods; Simulated annealing;
Conference_Titel :
System-on-Chip for Real-Time Applications, 2004.Proceedings. 4th IEEE International Workshop on
Print_ISBN :
0-7695-2182-7
DOI :
10.1109/IWSOC.2004.1319864