DocumentCode :
3265578
Title :
Ultra low noise signed digit arithmetic using cellular neural networks
Author :
Ibrahim, Y. ; Jullien, G.A. ; Miller, W.C.
Author_Institution :
RCIM Res. Centre, Windsor Univ., Ont., Canada
fYear :
2004
fDate :
19-21 July 2004
Firstpage :
136
Lastpage :
142
Abstract :
This paper addresses mixed-signal applications where the presence of digital switching noise is a major problem; for example, digital circuitry adjacent to sensitive bio-sensors in an SoC device. This paper describes a method for building ultra low-noise signed-digit arithmetic circuits using analog cellular neural networks, essentially implementing asynchronous digital logic with analog circuits. Each node in our asynchronous architectures uses controlled current sources driving into capacitors; providing both low current and voltage time derivatives (di/dt and dv/dt) and, as a result, reducing both instantaneous and average system and cross-talk noise. In this paper, we present the architecture of a signed-digit radix-2 adder with symmetrical digit set {-1,0,1}. The adder uses a new class of CNNs that has three stable states to match the three values of the digit set. The adder not only has all the known advantages of SD addition, but also greatly reduces switching noise. We also describe a 32x32-digit multiplier based on this technique. In a simulated comparison with CMOS digital counterparts in a 0.35μm CMOS technology, the peak system noise is 60-70dB lower for the CNN circuits.
Keywords :
CMOS integrated circuits; adders; analogue circuits; cellular neural nets; digital arithmetic; integrated circuit design; integrated circuit noise; system-on-chip; 0.35 micron; CMOS; CNN circuits; SoC; analog cellular neural networks; analog circuits; asynchronous architectures; asynchronous digital logic; biosensors; controlled current sources; cross-talk noise; digit multiplier; digital circuitry; digital switching noise; low current derivatives; mixed-signal applications; radix-2 adder; symmetrical digit set; ultra low-noise signed-digit arithmetic circuits; voltage time derivatives; Adders; Arithmetic; Buildings; CMOS digital integrated circuits; CMOS technology; Cellular neural networks; Circuit noise; Crosstalk; Noise reduction; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip for Real-Time Applications, 2004.Proceedings. 4th IEEE International Workshop on
Print_ISBN :
0-7695-2182-7
Type :
conf
DOI :
10.1109/IWSOC.2004.1319866
Filename :
1319866
Link To Document :
بازگشت