DocumentCode :
3268408
Title :
An efficient switch for fat tree Network-on-Chip interconnection architecture
Author :
Sllame, Azeddien M. ; Alasar, A.
Author_Institution :
Comput. Dept., Tripoli Univ., Tripoli, Libya
fYear :
2012
fDate :
18-20 Dec. 2012
Firstpage :
1
Lastpage :
6
Abstract :
This paper describes a fat tree based Network-on-Chip (NOC) system. The fat tree includes processing nodes and communication switches. IP node has a message generator unit which randomly generates messages to different destinations with different packet lengths and buffering. Switches use wormhole routing with virtual channel mechanism. The switch consists of the following units: router, input/output link controllers and arbitration units. A simulator has been developed in C++ to analyze the proposed architecture. Moreover, a VHDL model for the employed algorithms has been simulated and prototyped (partially) in FPGA technology.
Keywords :
field programmable gate arrays; integrated circuit interconnections; network-on-chip; switches; C++; FPGA technology; IP node; NoC system; VHDL model; arbitration units; communication switches; fat tree network-on-chip interconnection architecture; input-output link controllers; message generator unit; packet lengths; processing nodes; router; virtual channel mechanism; wormhole routing; IP networks; Multiprocessor interconnection; Ports (Computers); Routing; Switches; System-on-a-chip; Throughput; fat tree; network-on-chip; routing; switching;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Systems and Industrial Informatics (ICCSII), 2012 International Conference on
Conference_Location :
Sharjah
Print_ISBN :
978-1-4673-5155-3
Type :
conf
DOI :
10.1109/ICCSII.2012.6454371
Filename :
6454371
Link To Document :
بازگشت