DocumentCode :
3268929
Title :
An IEEE floating-point adder for multi-operation
Author :
Huang, Ping ; Wen, Zhiping ; Yu, Lixin
Author_Institution :
Beijing Microelectron. Technol. Inst., China
Volume :
3
fYear :
2004
fDate :
18-21 Oct. 2004
Firstpage :
2098
Abstract :
An IEEE-754 compliant, single and double precision floating-point (FP) adder for 14 FP operations is presented. FP operations, including addition, subtraction, conversion, comparison and the final addition and rounding of multiplication, have similar operation steps and are implemented in the FP adder. These operations are implemented based on a modified two-path FP addition that is altered in method of use and path separation criterion. In order to incorporate all these operations in the FP adder, it is necessary to select one suitable path for the operation first. Then the operation is perform in the selected path. The power dissipation is largely reduced by disabling the unselected path. The path separation criterion is also modified to ensure that only one path is selected for each operation case and the CLOSE path can be simplified. The FP adder is 3-stage pipelined and can execute an instruction every cycle.
Keywords :
adders; floating point arithmetic; integrated circuit design; logic design; pipeline arithmetic; IEEE-754 compliant floating-point adder; addition; comparison; conversion; double precision adder; modified two-path addition; multi-operation; path separation; power dissipation; rounding; single precision adder; subtraction; Arithmetic; Concurrent computing; Costs; Delay; Hardware; Microelectronics; Power dissipation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuits Technology, 2004. Proceedings. 7th International Conference on
Print_ISBN :
0-7803-8511-X
Type :
conf
DOI :
10.1109/ICSICT.2004.1435258
Filename :
1435258
Link To Document :
بازگشت