DocumentCode :
3269542
Title :
Digital-phase aligner macro for clock tree compensation with 70 ps jitter
Author :
Woeste, D. ; Dina, M. ; Nguyen, T. ; Strom, J.
Author_Institution :
Syst. Technol. Archit. Div., IBM Corp., Rochester, MN, USA
fYear :
1996
fDate :
10-10 Feb. 1996
Firstpage :
136
Lastpage :
137
Abstract :
This paper describes a digital phase aligner (DPA) that can be used to decrease the chip-to-chip clock skew caused by process and temperature variations of the on-chip clock trees in a multiple-chip synchronous system with multiple clock domains. This method adjusts the delay of a variable-delay line to align an output of the clock tree to the clock input of a chip. Delay is added to make the clock tree latency an integral number of cycles. The goal was to design a delay-locked loop over a 8-25 ns cycle time with low jitter, allow multiple uses per ASIC, have the ability to start and stop the external clock without a long period of initialization and be fully testable by level-sensitive scan design (LSSD).
Keywords :
clocks; compensation; delay circuits; delay lines; digital integrated circuits; jitter; 70 ps; 8 to 25 ns; ASIC; LSSD testing; chip-to-chip clock skew; clock tree compensation; delay-locked loop; digital-phase aligner macro; jitter; latency; level-sensitive scan design; multiple-chip synchronous system; process variations; temperature variations; variable-delay line; Clocks; Counting circuits; Delay lines; Detectors; Filters; Inverters; Jitter; Phase detection; Switches; Temperature;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1996. Digest of Technical Papers. 42nd ISSCC., 1996 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
0-7803-3136-2
Type :
conf
DOI :
10.1109/ISSCC.1996.488542
Filename :
488542
Link To Document :
بازگشت