Title :
An IEEE 802.11a baseband receiver implementation on an application specific processor
Author :
Eberli, S. ; Burg, A. ; Bösch, T. ; Fichtner, W.
Author_Institution :
ETH Zurich, Zurich
Abstract :
This paper describes the implementation of the complete baseband processing of an IEEE 802.11a receiver on a design-framework for application specific processors. The underlying generic architecture is described, the computational kernels required for an IEEE 802.11a receiver are analyzed, and suitable processing units and architecture- configurations, to be defined at design-time, are identified. The discussion of the receiver implementation shows that the proposed architecture can meet real-time requirements on a 0.13 mum CMOS process using a clock frequency of 160 MHz. The design demonstrates how the proposed standard-specific reconfigurable architecture is a valid alternative to ASIC and DSP implementations when looking for a balance between performance and flexibility.
Keywords :
CMOS integrated circuits; radio receivers; wireless LAN; ASIC; CMOS process; DSP implementations; IEEE 802.11a baseband receiver; application specific processor; computational kernels; frequency 160 MHz; generic architecture; Application specific integrated circuits; Application specific processors; Baseband; CMOS process; Clocks; Computer architecture; Digital signal processing; Frequency; Kernel; Reconfigurable architectures;
Conference_Titel :
Circuits and Systems, 2007. MWSCAS 2007. 50th Midwest Symposium on
Conference_Location :
Montreal, Que.
Print_ISBN :
978-1-4244-1175-7
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2007.4488795