Title :
A 1.8 V 64 MHz delta-sigma modulator for wideband and multi-standard applications
Author :
Du, Y.Y. ; Tiew, Kei-Tee
Author_Institution :
Nanyang Technol. Univ., Nanyang
Abstract :
This paper presents the design and implementation of a multi-standard wideband 6th-order delta-sigma modulator (DSM) operating at 1.8 V supply. The three-stage 6th-order MASH (multi-stage noise shaping) DSM is proposed for operating at five different low oversampling ratios of 4, 6, 8, 12 and 16. The DSM is implemented using switched- capacitor circuits with a sampling frequency of 64 MHz. The modulator uses 3-level quantizers in each stage and features optimized noise transfer function. The signal bandwidth achieved ranges from 2 MHz to 8 MHz with resolution of 13 bits to 8 bits respectively. The power consumption of the modulator is 27.5 mW when operating at 64 MHz. The size of the core IC is around 1 mm2 in a 0.18 mum single-poly, six-metal CMOS process.
Keywords :
delta-sigma modulation; switched capacitor networks; delta-sigma modulator; frequency 2 MHz to 8 MHz; frequency 64 MHz; multistage noise shaping; multistandard wideband application; power 27.5 mW; switched-capacitor circuit; voltage 1.8 V; Bandwidth; Delta modulation; Frequency; Integrated circuit noise; Multi-stage noise shaping; Sampling methods; Switched capacitor circuits; Switching circuits; Transfer functions; Wideband;
Conference_Titel :
Circuits and Systems, 2007. MWSCAS 2007. 50th Midwest Symposium on
Conference_Location :
Montreal, Que.
Print_ISBN :
978-1-4244-1175-7
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2007.4488803