DocumentCode :
3271184
Title :
Route packets, not wires: on-chip interconnection networks
Author :
Dally, William J. ; Towles, Brian
Author_Institution :
Comput. Syst. Lab., Stanford Univ., CA, USA
fYear :
2001
fDate :
2001
Firstpage :
684
Lastpage :
689
Abstract :
Using on-chip interconnection networks in place of ad-hoc global wiring structures the top level wires on a chip and facilitates modular design. With this approach, system modules (processors, memories, peripherals, etc...) communicate by sending packets to one another over the network. The structured network wiring gives well-controlled electrical parameters that eliminate timing iterations and enable the use of high-performance circuits to reduce latency and increase bandwidth. The area overhead required to implement an on-chip network is modest, we estimate 6.6%. This paper introduces the concept of on-chip networks, sketches a simple network, and discusses some challenges in the architecture and design of these networks.
Keywords :
CMOS digital integrated circuits; circuit optimisation; crosstalk; integrated circuit interconnections; integrated circuit layout; modules; wiring; area overhead; electrical parameters; latency; modular design; on-chip interconnection networks; system modules; timing iterations; top level wires; Bandwidth; Circuits; Communication system control; Digital signal processing chips; Logic; Multiprocessor interconnection networks; Network-on-a-chip; Tiles; Wires; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2001. Proceedings
ISSN :
0738-100X
Print_ISBN :
1-58113-297-2
Type :
conf
DOI :
10.1109/DAC.2001.156225
Filename :
935594
Link To Document :
بازگشت