• DocumentCode
    327217
  • Title

    Power and performance tradeoffs using various caching strategies

  • Author

    Bahar, R. Iris ; Albera, Gianluca ; Manne, Srilatha

  • Author_Institution
    Div. of Eng., Brown Univ., Providence, RI, USA
  • fYear
    1998
  • fDate
    10-12 Aug. 1998
  • Firstpage
    64
  • Lastpage
    69
  • Abstract
    In this paper, we propose several different data and instruction cache configurations and analyze their power as well as performance implications on the processor. Unlike most existing work in low power microprocessor design, we explore a high performance processor with the latest innovations for performance. Using a detailed, architectural-level simulator, we evaluate full system performance using several different power/performance sensitive cache configurations such as increasing cache size or associatively and including buffers along side L1 caches. We then use the information obtained from the simulator to calculate the energy consumption of the memory hierarchy of the system. As an alternative to simply increasing cache associatively or size to reduce lower-level memory energy consumption (which may have a detrimental effect on on-chip energy consumption), we show that, by using buffers, energy consumption of the memory subsystem may be reduced by as much as 13% for certain data cache configurations and by as much as 23% for certain instruction cache configurations without adversely effecting processor performance or on-chip energy consumption.
  • Keywords
    cache storage; circuit simulation; low-power electronics; memory architecture; microprocessor chips; semiconductor storage; L1 caches; architectural-level simulator; buffers; caching strategies; data cache configurations; energy consumption; high performance processor; instruction cache configurations; low power microprocessor design; memory hierarchy; power/performance tradeoffs; system performance evaluation;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Low Power Electronics and Design, 1998. Proceedings. 1998 International Symposium on
  • Conference_Location
    Monterey, CA, USA
  • Print_ISBN
    1-58113-059-7
  • Type

    conf

  • Filename
    708157