• DocumentCode
    327220
  • Title

    Optimizing the DRAM refresh count for merged DRAM/logic LSIs

  • Author

    Ohsawa, Taku ; Kai, Koji ; Murakami, Kazuaki

  • Author_Institution
    Dept. of Comput. Sci. & Commun. Eng., Kyushu Univ., Fukuoka, Japan
  • fYear
    1998
  • fDate
    10-12 Aug. 1998
  • Firstpage
    82
  • Lastpage
    87
  • Abstract
    In merged DRAM/logic LSIs, the DRAM portion could suffer from shorter data retention time because of heat and noise caused by the logic portion. Frequent refreshes increase power consumption. Also, they disturb normal DRAM accesses leading to performance degradation. In order to overcome this problem, we propose several DRAM refresh architectures. The basic idea is to eliminate unnecessary DRAM refreshes. We have estimated the DRAM refresh count in executing benchmark programs under several architecture models. As a result, in the most effective combination of the architectures, we have obtained more than 80% reduction against a conventional DRAM refresh architecture for most benchmark programs. In addition to it, even when we have taken normal DRAM access into account, we have obtained more than 50% reduction for several benchmarks.
  • Keywords
    DRAM chips; circuit optimisation; integrated circuit design; integrated logic circuits; large scale integration; low-power electronics; memory architecture; DRAM refresh architectures; DRAM refresh count optimisation; data retention time; merged DRAM/logic LSIs; power consumption;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Low Power Electronics and Design, 1998. Proceedings. 1998 International Symposium on
  • Conference_Location
    Monterey, CA, USA
  • Print_ISBN
    1-58113-059-7
  • Type

    conf

  • Filename
    708160