• DocumentCode
    327255
  • Title

    Estimation of standby leakage power in CMOS circuit considering accurate modeling of transistor stacks

  • Author

    Chen, Zhanping ; Johnson, Mark ; Wei, Liqiong ; Roy, Kaushik

  • Author_Institution
    Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
  • fYear
    1998
  • fDate
    10-12 Aug. 1998
  • Firstpage
    239
  • Lastpage
    244
  • Abstract
    Low supply voltage requires the device threshold to be reduced in order to maintain performance. Due to the exponential relationship between leakage current and threshold voltage in the weak inversion region, leakage power can no longer be ignored. In this paper we present a technique to accurately estimate leakage power by accurately modeling the leakage current in transistor stacks. The standby leakage current model has been verified by HSPICE. We demonstrate that the dependence of leakage power on primary input combinations can be accounted for by this model. Based on our analysis we can determine good bounds for leakage power in the standby mode. As a by-product-of this analysis, we can also determine the set of input vectors which can put the circuits in the low-power standby mode. Results on a large number of benchmarks indicate that proper input selection can reduce the standby leakage power by more than 50% for some circuits.
  • Keywords
    CMOS digital integrated circuits; circuit analysis computing; genetic algorithms; integrated circuit modelling; leakage currents; low-power electronics; CMOS circuit; HSPICE verification; leakage current; low supply voltage; primary input combinations; standby leakage power estimation; threshold voltage; transistor stack modelling; weak inversion region;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Low Power Electronics and Design, 1998. Proceedings. 1998 International Symposium on
  • Conference_Location
    Monterey, CA, USA
  • Print_ISBN
    1-58113-059-7
  • Type

    conf

  • Filename
    708195