DocumentCode :
3272575
Title :
A 15-bit 10-Msample/s Pipelined A/D Converter Based on Incomplete Settling Principle
Author :
Wang, Shuaiqi ; Li, Fule ; Inoue, Yasuaki
Author_Institution :
Graduate Sch. of Production, Inf. & Syst., Waseda Univ., Kitakyushu-Shi
Volume :
4
fYear :
2006
fDate :
38869
Firstpage :
2176
Lastpage :
2180
Abstract :
This paper proposes a 15-bit 10-MS/s pipelined ADC. To implement the incomplete settling principle, the traditional complete settling stage is improved to the incomplete settling structure through dividing the sampling clock of the traditional stage into two parts for discharging the sampling and feedback capacitors and completing the sampling, respectively. It verifies the correction and validity of optimizing ADCs´ conversion speed without increasing power consumption through the incomplete settling. It is processed in 0.18 mum 1P6M CMOS mixed-mode technology. Simulation results show that 82 dB SNDR and 87 dB SFDR are obtained at the sampling rate of 10 MHz with the input sine frequency of 100 KHz and the whole static power dissipation is 21.94 mW
Keywords :
CMOS integrated circuits; analogue-digital conversion; mixed analogue-digital integrated circuits; pipeline processing; CMOS mixed-mode technology; feedback capacitors discharging; incomplete settling principle; pipelined A-D converter; sampling capacitors discharging; CMOS process; CMOS technology; Calibration; Capacitors; Energy consumption; Feedback; Operational amplifiers; Power dissipation; Sampling methods; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Circuits and Systems Proceedings, 2006 International Conference on
Conference_Location :
Guilin
Print_ISBN :
0-7803-9584-0
Electronic_ISBN :
0-7803-9585-9
Type :
conf
DOI :
10.1109/ICCCAS.2006.285108
Filename :
4064355
Link To Document :
بازگشت