• DocumentCode
    3272901
  • Title

    Efficient test response compaction for robust BIST using parity sequences

  • Author

    Indlekofer, Thomas ; Schnittger, Michael ; Hellebrand, Sybille

  • Author_Institution
    Comput. Eng. Group, Univ. of Paderborn, Paderborn, Germany
  • fYear
    2010
  • fDate
    3-6 Oct. 2010
  • Firstpage
    480
  • Lastpage
    485
  • Abstract
    Nano-electronic circuits and systems are affected by increasing parameter variations and by an increasing susceptibility to soft errors. To improve yield and to compensate errors online, fault tolerance must be added to the design. Observing only the input/output behavior during manufacturing test would be too optimistic for such robust designs, whereas a purely structural test relying on DFT can be disturbed by soft errors and lead to an unnecessary yield loss. As a solution for circuits with time redundancy, “signature rollback” has been proposed, which partitions the test into shorter sessions and triggers a rollback after a faulty session to distinguish permanent from transient faults. It has been shown that both the test time and the yield loss decrease with the number of test sessions, but the hardware overhead increases. This paper proposes a solution with reduced hardware overhead by combining signature rollback with extreme space compaction. The new scheme is validated both analytically and by simulation experiments.
  • Keywords
    built-in self test; circuit simulation; design for testability; fault tolerance; integrated circuit design; integrated circuit testing; integrated circuit yield; nanoelectronics; transient analysis; DFT; efficient test response compaction; extreme space compaction; fault tolerance; faulty session; hardware overhead; input/output behavior; manufacturing test; nanoelectronic circuits; nanoelectronic systems; parameter variations; parity sequences; permanent fault; robust BIST; signature rollback; soft errors; time redundancy; transient faults; yield loss; Built-in self-test; Circuit faults; Compaction; Registers; Robustness; Transient analysis; USA Councils;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer Design (ICCD), 2010 IEEE International Conference on
  • Conference_Location
    Amsterdam
  • ISSN
    1063-6404
  • Print_ISBN
    978-1-4244-8936-7
  • Type

    conf

  • DOI
    10.1109/ICCD.2010.5647648
  • Filename
    5647648