Title :
Design of Reconfigurable Low-Power Pipelined Array Multiplier
Author :
Wang, Jiun-Ping ; Kuang, Shiann-Rong ; Chuang, Yuan-Chih
Author_Institution :
Dept. of Comput. Sci. Eng., Nat. Sun Yat-Sen Univ., Kaohsiung
Abstract :
Energy-efficient multiplier is greatly desirable for DSP systems and computer architectures. In many of these systems, the dynamic-range of input operands for multiplier is usually very small. In addition, the least significant bits of output products are often rounded or truncated to avoid growth in word size. Based on these features, this paper presents a low-power and reconfigurable signed pipelined array multiplier that can dynamically detect input range and disable the switching operations of non-effective ranges to decrease the power consumption. Moreover, the proposed pipelined multiplier can be configured to trade output precision with power consumption. Experimental results show that the proposed pipelined multiplier leads to up 40.7% power saving with a little additional area and delay overheads
Keywords :
multiplying circuits; pipeline processing; reconfigurable architectures; DSP system; computer architecture; digital signal processing; energy-efficient multiplier; power consumption; reconfigurable low-power pipelined array multiplier; switching operation; Added delay; Adders; Computer architecture; Computer science; Design engineering; Digital signal processing; Dynamic range; Energy consumption; Portable computers; Very large scale integration;
Conference_Titel :
Communications, Circuits and Systems Proceedings, 2006 International Conference on
Conference_Location :
Guilin
Print_ISBN :
0-7803-9584-0
Electronic_ISBN :
0-7803-9585-9
DOI :
10.1109/ICCCAS.2006.285132