DocumentCode :
3273015
Title :
DfT optimization for pre-bond testing of 3D-SICs containing TSVs
Author :
Li, Jia ; Xiang, Dong
Author_Institution :
Sch. of Software, Tsinghua Univ., Beijing, China
fYear :
2010
fDate :
3-6 Oct. 2010
Firstpage :
474
Lastpage :
479
Abstract :
This paper proposes to provide testability for the breaking point produced by the Through-Silicon-Vias (TSVs) of 3D-Stacked ICs (3D-SICs) during pre-bond testing with low Design-for-Testability (DfT) cost. Different from prior solutions which utilize two additional wrapper cells for the breaking point at each TSV, this paper proposes to provide the testability of two ends of the TSVs respectively by reusing the existing Primary-Inputs (PIs)/ Primary-Outputs (POs) and Pseudo-PIs/Pseudo- POs (PPIs/PPOs). To further reduce the hardware overhead and enhance the efficiency of the proposed method, this paper has also proposed the metrics and algorithm on deciding the selecting order of the TSVs and the PIs/PPIs (POs/PPOs) to be reused. The experimental results on larger ITC´99 benchmark circuits validate the effectiveness of the proposed method.
Keywords :
design for testability; integrated circuit testing; matrix algebra; multiprocessor interconnection networks; silicon; three-dimensional integrated circuits; 3D stacked IC; 3D-SIC; DfT optimization; TSV; Through-Silicon-Vias; design-for-testability; prebond testing; Controllability; Correlation; Logic gates; Observability; Optimization; Testing; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design (ICCD), 2010 IEEE International Conference on
Conference_Location :
Amsterdam
ISSN :
1063-6404
Print_ISBN :
978-1-4244-8936-7
Type :
conf
DOI :
10.1109/ICCD.2010.5647651
Filename :
5647651
Link To Document :
بازگشت