Title :
Test Strategies on Non Volatile Memories Electrical Wafer Sort on NAND, NOR Flash and Phase Change Memories
Author :
Nicosia, Pierpaolo ; Nava, Fulvio
Author_Institution :
STMicroelectron., Agrate Brianza
Abstract :
The increase of integration, density size and logic complexity of non volatile memories (NVM), as NAND-flash, NOR-flash and phase change memory (PCM) require the utilization of expensive and adapted test hardware, due also to the different electrical interfaces. This paper presents a series of design for testability (DFT) solutions, based on customized pin interface, built-in self test (BIST), built-in self redundancy and repairs (BISR&R) to be adopted for a cost-effective use of automatic test equipment (ATE). The main advantage of the proposed test structures is the increment of throughput on installed base.
Keywords :
automatic test equipment; design for testability; flash memories; random-access storage; NAND-flash; NOR-flash; automatic test equipment; built-in self test; design-for-testability; electrical interfaces; non volatile memories; phase change memory; Automatic test equipment; Automatic testing; Built-in self-test; Design for testability; Hardware; Logic testing; Nonvolatile memory; Phase change materials; Phase change memory; Throughput; BISR&R; BIST; DFT; NAND; NOR; PCM; pin interface; testing;
Conference_Titel :
Non-Volatile Semiconductor Memory Workshop, 2007 22nd IEEE
Conference_Location :
Monterey, CA
Print_ISBN :
1-4244-0753-2
Electronic_ISBN :
1-4244-0753-2
DOI :
10.1109/NVSMW.2007.4290562