DocumentCode :
3273747
Title :
On the parameterized IP core design of the new cryptographic system
Author :
Chen, Hun-Chen ; Yen, Jui-Cheng ; Wu, Shu-Meng ; Zhong, Jing-Kun
Author_Institution :
Dept. of Electron. Eng., Nat. United Univ., Miaoli, Taiwan
fYear :
2005
fDate :
13-16 Dec. 2005
Firstpage :
337
Lastpage :
340
Abstract :
This paper is to investigate how we efficiently realize a real-time encryption and decryption system for data transmission and storage in the applications with different requirements. With the proposed new cryptographic system, we have designed the performance-driven reconfigurable signal encryption/decryption architecture and the corresponding parameterized IP core generator. The performance, hardware cost, and security of signal of the proposed IP core design can be configured by some parameters, including packet size, word-length of input data, and the number of processing elements to meet the requirement of application. This IP core has been qualified under RMM coding guidelines, and certified to reach near 100% code coverage using the provided test-benches. With the specified combinations of parameters, the proposed IP core design possesses the throughput rate ranges between 312.5 Mbps and 1.428 Gbps. Thus this design is useful for the embedded system in multimedia applications.
Keywords :
cryptography; data communication; telecommunication security; cryptographic system; data transmission; decryption system; embedded system; parameterized IP core design; real-time encryption; Costs; Cryptography; Data communication; Data security; Guidelines; Hardware; Real time systems; Signal design; Signal generators; Signal processing; cryptographic system; embedded system; parameterized IP core design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Signal Processing and Communication Systems, 2005. ISPACS 2005. Proceedings of 2005 International Symposium on
Print_ISBN :
0-7803-9266-3
Type :
conf
DOI :
10.1109/ISPACS.2005.1595415
Filename :
1595415
Link To Document :
بازگشت