Title :
Multi-dimensional routing algorithms for congestion minimization in Network-on-Chip
Author :
Somasundaram, K. ; Plosila, Juha
Author_Institution :
Dept. of Math., Amrita Vishwa Vidyapeetham, Coimbatore, India
Abstract :
In network on chip (NoC), the traditional routing schemes are routing the network through a single path or multiple paths from one source node to a destination node, which will minimize the congestion in the routing architecture. Though these routing algorithms are moderately efficient, but time dependent. To reduce overall data packet transmission time in the network, we consider a network with multiple sources and multiple destinations. Multi-dimensional routing problems appear naturally in several resource allocation problems, communication networks and wireless sensor networks. In this paper, we have shown a multi-dimensional path routing algorithm for minimizing the congestion in NoC with deadlock free.
Keywords :
network routing; network-on-chip; resource allocation; communication networks; congestion minimization; destination node; multidimensional routing algorithms; multiple paths; network on chip; resource allocation problems; single path; source node; wireless sensor networks; Communication networks; Communication system traffic control; Councils; Information technology; Mathematics; Minimization methods; Network-on-a-chip; Routing; Switches; System recovery;
Conference_Titel :
NORCHIP, 2009
Conference_Location :
Trondheim
Print_ISBN :
978-1-4244-4310-9
Electronic_ISBN :
978-1-4244-4311-6
DOI :
10.1109/NORCHP.2009.5397832