DocumentCode :
3274048
Title :
A lock-in enhanced phase-locked loop with high speed phase frequency detector
Author :
Chow, Hwang-Cherng ; Yeh, Nan-Liang
Author_Institution :
Dept. & Graduate Inst. of Electron. Eng., Chang Gung Univ., Taoyuan, Taiwan
fYear :
2005
fDate :
13-16 Dec. 2005
Firstpage :
401
Lastpage :
404
Abstract :
In this paper, both a high speed phase frequency detector and enhanced lock-in design are proposed for PLL design. The proposed phase frequency detector is simple in its structure and has no glitch output as well as better phase characteristics. Based on simulation results, the proposed phase frequency detector shows satisfactory circuit performance with higher operation frequency up to 3.5 GHz, lower phase jitter and smaller circuit complexity. Furthermore, we present a simple enhanced lock-in system for phase-locked loop. The proposed mechanism can reduce the lock-time effectively by using the reference clock signal only. Besides, the whole enhanced lock-in circuit performs its operation in one reference clock cycle.
Keywords :
phase detectors; phase locked loops; high speed phase frequency detector; lock-in enhanced phase-locked loop; reference clock signal; Charge pumps; Circuits; Clocks; Frequency synchronization; Low pass filters; Low voltage; Phase frequency detector; Phase locked loops; Signal generators; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Signal Processing and Communication Systems, 2005. ISPACS 2005. Proceedings of 2005 International Symposium on
Print_ISBN :
0-7803-9266-3
Type :
conf
DOI :
10.1109/ISPACS.2005.1595431
Filename :
1595431
Link To Document :
بازگشت